中文一区二区_九九精品在线播放_久久国产精品免费视频_国内精品在线观看视频

曙海培訓
上海:021-51875830 北京:010-51292078
西安:4008699035 南京:4008699035
成都:4008699035 武漢:027-50767718
廣州:4008699035 深圳:4008699035
沈陽:024-31298103 石家莊:4008699035☆
全國統一報名免費電話:4008699035
首頁 課程表 報名 在線聊 講師 品牌 QQ聊 活動 就業
嵌入式OS--4G手機操作系統
嵌入式硬件設計
Altium Designer Layout高速硬件設計
開發語言/數據庫/軟硬件測試
芯片設計/大規模集成電路VLSI
其他類
 
   Synopsys Astro培訓
   班級規模及環境
       為了保證培訓效果,增加互動環節,我們堅持小班授課,每期報名人數限3到5人,多余人員安排到下一期進行。
   上課時間和地點
上課地點:【上海】:同濟大學(滬西)/新城金郡商務樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學成教院 【北京分部】:北京中山/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領館區1號(中和大道) 【沈陽分部】:沈陽理工大學/六宅臻品 【鄭州分部】:鄭州大學/錦華大廈 【石家莊分部】:河北科技大學/瑞景大廈
近開課時間(周末班/連續班/晚班)
Synopsys Astro培訓:2025年8月18日..用心服務..........--即將開課--........................
   學時
     ◆課時: 共5天,30學時

        ◆外地學員:代理安排食宿(需提前預定)
        ☆注重質量
        ☆邊講邊練

        ☆合格學員免費推薦工作

        

        專注高端培訓17年,曙海提供的課程得到本行業的廣泛認可,學員的能力
        得到大家的認同,受到用人單位的廣泛贊譽。

        ★實驗設備請點擊這兒查看★
   新優惠
       ◆團體報名優惠措施:兩人95折優惠,三人或三人以上9折優惠 。注意:在讀學生憑學生證,即使一個人也優惠500元。
   質量保障

        1、培訓過程中,如有部分內容理解不透或消化不好,可免費在以后培訓班中重聽;
        2、培訓結束后,培訓老師留給學員手機和Email,免費提供半年的技術支持,充分保證培訓后出效果;
        3、培訓合格學員可享受免費推薦就業機會。 。專注高端培訓13年,曙海提供的證書得到本行業的廣泛認可,學員的能力得到大家的認同,受到用人單位的廣泛贊譽。

  Synopsys Astro培訓


第一階段

OVERVIEW

This workshop will enable the student to become proficient in using Astro to perform a timing-driven flow for placement, clock tree synthesis (CTS), routing and optimization to achieve timing closure for designs with moderate placement and routing challenges using a flat floorplan (chip or block). The main emphasis of the workshop is to learn a proven, effective flow that will achieve reasonable quality of results with fast time-to-market. The workshop covers the recommended flow steps for design set-up, floorplanning, timing set-up, placement, clock-tree synthesis, routing, optimization and design for manufacturability to achieve these results. Job aids will be provided to enable the student to recall and implement all the recommended steps back at the job.

This workshop will not cover advanced design closure features and flows such as: techniques of achieving timing closure on designs with complex or difficult placement, CTS and routing challenges, or signal integrity and power rail issues.

OBJECTIVES

At the end of this workshop the student will be able to:

  • Describe key concepts and steps associated with automatic place&route
  • Verify that all input data and information required to use Astro is available
  • Implement a floorplan including macros
  • Configure Astro for a timing driven flow
  • Perform placement, clock-tree synthesis, routing and optimization in Astro, achieving timing closure for designs with moderate placement, CTS and routing challenges, emphasizing fast time to market
  • Verify quality of results by analyzing timing and skew reports, congestion maps and other reports
  • Interface to Synthesis and sign-off STA tools

AUDIENCE PROFILE

ASIC, back-end or layout design engineers with little or no experience in Apollo or Astro, who will be using Astro to perform automatic Place & Route.

PREREQUISITES

No previous experience with Astro or Apollo needed. Previous experience with non-Synopsys automatic Place & Route tool is helpful, but also not required.

COURSE OUTLINE

第一部分

Unit 1: Introduction to Place and Route

  • Key concepts and steps associated with automatic place&route tools

Unit 2: Timing Setup

  • Attaching TLU/TLU-Plus capacitance models
  • Loading SDC constraints
  • Configuring the timing setup panel
  • Performing a "timing sanity check"

Unit 3: Placement

  • Pre-place optimization
  • Placement and post-place optimization
  • Congestion analysis
  • Handling scan chains
  • Soft and hard blockages

第二部分

Unit 4: Clock Tree Synthesis

  • Post-place optimization
  • Clock tree synthesis and optimization
  • Global Route?congestion

Unit 5: Design Setup

  • Creating a library
  • Attaching reference libraries
  • Reading?and expanding the netlist
  • Creating and binding a design cell
  • Hierarchy preservation

Unit 6: Floorplanning (Lecture)

  • Pad/Pin placement
  • Power/ground grid creation
  • Specifying the chip size and placement rows
  • Macro placement
  • Rectilinear block floorplanning

第三部分

Unit 6: Floorplanning (Lab)

?Unit 7: Routing

  • Power/ground routing
  • Clock net routing
  • Global routing
  • Track assignment
  • Detail routing
  • Search and repair
  • Post- and in-route optimization and CTO

Unit 8: Design for Manufacturing

  • Antenna fixing
  • Metal slotting and filling
  • DRC/LVS checking
  • Writing files for Static Timing Analysis sign-off
第二階段


1.?Introduction to Physical Design
2.?Design and Timing Setup
3.?Placement
4.?Clock Tree Synthesis(CTS)
5.?Floorplanning
6.?RAM(Lecture)
7.?Routing
8.?Design for Manufacturing
9.?Customer Support